Showing error 787

User: Jiri Slaby
Error type: Memory Leak
Error type description: There the code omits to free some allocated memory
File location: drivers/net/atlx/atl2.c
Line in file: 1971
Project: Linux Kernel
Project version: 2.6.28
Tools: Stanse (1.2)
Entered: 2011-11-07 22:26:27 UTC


Source:

   1/*
   2 * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
   3 * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
   4 *
   5 * Derived from Intel e1000 driver
   6 * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
   7 *
   8 * This program is free software; you can redistribute it and/or modify it
   9 * under the terms of the GNU General Public License as published by the Free
  10 * Software Foundation; either version 2 of the License, or (at your option)
  11 * any later version.
  12 *
  13 * This program is distributed in the hope that it will be useful, but WITHOUT
  14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  16 * more details.
  17 *
  18 * You should have received a copy of the GNU General Public License along with
  19 * this program; if not, write to the Free Software Foundation, Inc., 59
  20 * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
  21 */
  22
  23#include <asm/atomic.h>
  24#include <linux/crc32.h>
  25#include <linux/dma-mapping.h>
  26#include <linux/etherdevice.h>
  27#include <linux/ethtool.h>
  28#include <linux/hardirq.h>
  29#include <linux/if_vlan.h>
  30#include <linux/in.h>
  31#include <linux/interrupt.h>
  32#include <linux/ip.h>
  33#include <linux/irqflags.h>
  34#include <linux/irqreturn.h>
  35#include <linux/mii.h>
  36#include <linux/net.h>
  37#include <linux/netdevice.h>
  38#include <linux/pci.h>
  39#include <linux/pci_ids.h>
  40#include <linux/pm.h>
  41#include <linux/skbuff.h>
  42#include <linux/spinlock.h>
  43#include <linux/string.h>
  44#include <linux/tcp.h>
  45#include <linux/timer.h>
  46#include <linux/types.h>
  47#include <linux/workqueue.h>
  48
  49#include "atl2.h"
  50
  51#define ATL2_DRV_VERSION "2.2.3"
  52
  53static char atl2_driver_name[] = "atl2";
  54static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  55static char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  56static char atl2_driver_version[] = ATL2_DRV_VERSION;
  57
  58MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  59MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  60MODULE_LICENSE("GPL");
  61MODULE_VERSION(ATL2_DRV_VERSION);
  62
  63/*
  64 * atl2_pci_tbl - PCI Device ID Table
  65 */
  66static struct pci_device_id atl2_pci_tbl[] = {
  67        {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  68        /* required last entry */
  69        {0,}
  70};
  71MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  72
  73static void atl2_set_ethtool_ops(struct net_device *netdev);
  74
  75static void atl2_check_options(struct atl2_adapter *adapter);
  76
  77/*
  78 * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  79 * @adapter: board private structure to initialize
  80 *
  81 * atl2_sw_init initializes the Adapter private data structure.
  82 * Fields are initialized based on PCI device information and
  83 * OS network device settings (MTU size).
  84 */
  85static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  86{
  87        struct atl2_hw *hw = &adapter->hw;
  88        struct pci_dev *pdev = adapter->pdev;
  89
  90        /* PCI config space info */
  91        hw->vendor_id = pdev->vendor;
  92        hw->device_id = pdev->device;
  93        hw->subsystem_vendor_id = pdev->subsystem_vendor;
  94        hw->subsystem_id = pdev->subsystem_device;
  95
  96        pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  97        pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  98
  99        adapter->wol = 0;
 100        adapter->ict = 50000;  /* ~100ms */
 101        adapter->link_speed = SPEED_0;   /* hardware init */
 102        adapter->link_duplex = FULL_DUPLEX;
 103
 104        hw->phy_configured = false;
 105        hw->preamble_len = 7;
 106        hw->ipgt = 0x60;
 107        hw->min_ifg = 0x50;
 108        hw->ipgr1 = 0x40;
 109        hw->ipgr2 = 0x60;
 110        hw->retry_buf = 2;
 111        hw->max_retry = 0xf;
 112        hw->lcol = 0x37;
 113        hw->jam_ipg = 7;
 114        hw->fc_rxd_hi = 0;
 115        hw->fc_rxd_lo = 0;
 116        hw->max_frame_size = adapter->netdev->mtu;
 117
 118        spin_lock_init(&adapter->stats_lock);
 119
 120        set_bit(__ATL2_DOWN, &adapter->flags);
 121
 122        return 0;
 123}
 124
 125/*
 126 * atl2_set_multi - Multicast and Promiscuous mode set
 127 * @netdev: network interface device structure
 128 *
 129 * The set_multi entry point is called whenever the multicast address
 130 * list or the network interface flags are updated.  This routine is
 131 * responsible for configuring the hardware for proper multicast,
 132 * promiscuous mode, and all-multi behavior.
 133 */
 134static void atl2_set_multi(struct net_device *netdev)
 135{
 136        struct atl2_adapter *adapter = netdev_priv(netdev);
 137        struct atl2_hw *hw = &adapter->hw;
 138        struct dev_mc_list *mc_ptr;
 139        u32 rctl;
 140        u32 hash_value;
 141
 142        /* Check for Promiscuous and All Multicast modes */
 143        rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
 144
 145        if (netdev->flags & IFF_PROMISC) {
 146                rctl |= MAC_CTRL_PROMIS_EN;
 147        } else if (netdev->flags & IFF_ALLMULTI) {
 148                rctl |= MAC_CTRL_MC_ALL_EN;
 149                rctl &= ~MAC_CTRL_PROMIS_EN;
 150        } else
 151                rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
 152
 153        ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
 154
 155        /* clear the old settings from the multicast hash table */
 156        ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
 157        ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
 158
 159        /* comoute mc addresses' hash value ,and put it into hash table */
 160        for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
 161                hash_value = atl2_hash_mc_addr(hw, mc_ptr->dmi_addr);
 162                atl2_hash_set(hw, hash_value);
 163        }
 164}
 165
 166static void init_ring_ptrs(struct atl2_adapter *adapter)
 167{
 168        /* Read / Write Ptr Initialize: */
 169        adapter->txd_write_ptr = 0;
 170        atomic_set(&adapter->txd_read_ptr, 0);
 171
 172        adapter->rxd_read_ptr = 0;
 173        adapter->rxd_write_ptr = 0;
 174
 175        atomic_set(&adapter->txs_write_ptr, 0);
 176        adapter->txs_next_clear = 0;
 177}
 178
 179/*
 180 * atl2_configure - Configure Transmit&Receive Unit after Reset
 181 * @adapter: board private structure
 182 *
 183 * Configure the Tx /Rx unit of the MAC after a reset.
 184 */
 185static int atl2_configure(struct atl2_adapter *adapter)
 186{
 187        struct atl2_hw *hw = &adapter->hw;
 188        u32 value;
 189
 190        /* clear interrupt status */
 191        ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
 192
 193        /* set MAC Address */
 194        value = (((u32)hw->mac_addr[2]) << 24) |
 195                (((u32)hw->mac_addr[3]) << 16) |
 196                (((u32)hw->mac_addr[4]) << 8) |
 197                (((u32)hw->mac_addr[5]));
 198        ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
 199        value = (((u32)hw->mac_addr[0]) << 8) |
 200                (((u32)hw->mac_addr[1]));
 201        ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
 202
 203        /* HI base address */
 204        ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
 205                (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
 206
 207        /* LO base address */
 208        ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
 209                (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
 210        ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
 211                (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
 212        ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
 213                (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
 214
 215        /* element count */
 216        ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
 217        ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
 218        ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM,  (u16)adapter->rxd_ring_size);
 219
 220        /* config Internal SRAM */
 221/*
 222    ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
 223    ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
 224*/
 225
 226        /* config IPG/IFG */
 227        value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
 228                MAC_IPG_IFG_IPGT_SHIFT) |
 229                (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
 230                MAC_IPG_IFG_MIFG_SHIFT) |
 231                (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
 232                MAC_IPG_IFG_IPGR1_SHIFT)|
 233                (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
 234                MAC_IPG_IFG_IPGR2_SHIFT);
 235        ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
 236
 237        /* config  Half-Duplex Control */
 238        value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
 239                (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
 240                MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
 241                MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
 242                (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
 243                (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
 244                MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
 245        ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
 246
 247        /* set Interrupt Moderator Timer */
 248        ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
 249        ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
 250
 251        /* set Interrupt Clear Timer */
 252        ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
 253
 254        /* set MTU */
 255        ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
 256                ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
 257
 258        /* 1590 */
 259        ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
 260
 261        /* flow control */
 262        ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
 263        ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
 264
 265        /* Init mailbox */
 266        ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
 267        ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
 268
 269        /* enable DMA read/write */
 270        ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
 271        ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
 272
 273        value = ATL2_READ_REG(&adapter->hw, REG_ISR);
 274        if ((value & ISR_PHY_LINKDOWN) != 0)
 275                value = 1; /* config failed */
 276        else
 277                value = 0;
 278
 279        /* clear all interrupt status */
 280        ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
 281        ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
 282        return value;
 283}
 284
 285/*
 286 * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
 287 * @adapter: board private structure
 288 *
 289 * Return 0 on success, negative on failure
 290 */
 291static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
 292{
 293        struct pci_dev *pdev = adapter->pdev;
 294        int size;
 295        u8 offset = 0;
 296
 297        /* real ring DMA buffer */
 298        adapter->ring_size = size =
 299                adapter->txd_ring_size * 1 + 7 +        /* dword align */
 300                adapter->txs_ring_size * 4 + 7 +        /* dword align */
 301                adapter->rxd_ring_size * 1536 + 127;        /* 128bytes align */
 302
 303        adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
 304                &adapter->ring_dma);
 305        if (!adapter->ring_vir_addr)
 306                return -ENOMEM;
 307        memset(adapter->ring_vir_addr, 0, adapter->ring_size);
 308
 309        /* Init TXD Ring */
 310        adapter->txd_dma = adapter->ring_dma ;
 311        offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
 312        adapter->txd_dma += offset;
 313        adapter->txd_ring = (struct tx_pkt_header *) (adapter->ring_vir_addr +
 314                offset);
 315
 316        /* Init TXS Ring */
 317        adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
 318        offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
 319        adapter->txs_dma += offset;
 320        adapter->txs_ring = (struct tx_pkt_status *)
 321                (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
 322
 323        /* Init RXD Ring */
 324        adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
 325        offset = (adapter->rxd_dma & 127) ?
 326                (128 - (adapter->rxd_dma & 127)) : 0;
 327        if (offset > 7)
 328                offset -= 8;
 329        else
 330                offset += (128 - 8);
 331
 332        adapter->rxd_dma += offset;
 333        adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
 334                (adapter->txs_ring_size * 4 + offset));
 335
 336/*
 337 * Read / Write Ptr Initialize:
 338 *      init_ring_ptrs(adapter);
 339 */
 340        return 0;
 341}
 342
 343/*
 344 * atl2_irq_enable - Enable default interrupt generation settings
 345 * @adapter: board private structure
 346 */
 347static inline void atl2_irq_enable(struct atl2_adapter *adapter)
 348{
 349        ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
 350        ATL2_WRITE_FLUSH(&adapter->hw);
 351}
 352
 353/*
 354 * atl2_irq_disable - Mask off interrupt generation on the NIC
 355 * @adapter: board private structure
 356 */
 357static inline void atl2_irq_disable(struct atl2_adapter *adapter)
 358{
 359    ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
 360    ATL2_WRITE_FLUSH(&adapter->hw);
 361    synchronize_irq(adapter->pdev->irq);
 362}
 363
 364#ifdef NETIF_F_HW_VLAN_TX
 365static void atl2_vlan_rx_register(struct net_device *netdev,
 366        struct vlan_group *grp)
 367{
 368        struct atl2_adapter *adapter = netdev_priv(netdev);
 369        u32 ctrl;
 370
 371        atl2_irq_disable(adapter);
 372        adapter->vlgrp = grp;
 373
 374        if (grp) {
 375                /* enable VLAN tag insert/strip */
 376                ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
 377                ctrl |= MAC_CTRL_RMV_VLAN;
 378                ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
 379        } else {
 380                /* disable VLAN tag insert/strip */
 381                ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
 382                ctrl &= ~MAC_CTRL_RMV_VLAN;
 383                ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
 384        }
 385
 386        atl2_irq_enable(adapter);
 387}
 388
 389static void atl2_restore_vlan(struct atl2_adapter *adapter)
 390{
 391        atl2_vlan_rx_register(adapter->netdev, adapter->vlgrp);
 392}
 393#endif
 394
 395static void atl2_intr_rx(struct atl2_adapter *adapter)
 396{
 397        struct net_device *netdev = adapter->netdev;
 398        struct rx_desc *rxd;
 399        struct sk_buff *skb;
 400
 401        do {
 402                rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
 403                if (!rxd->status.update)
 404                        break; /* end of tx */
 405
 406                /* clear this flag at once */
 407                rxd->status.update = 0;
 408
 409                if (rxd->status.ok && rxd->status.pkt_size >= 60) {
 410                        int rx_size = (int)(rxd->status.pkt_size - 4);
 411                        /* alloc new buffer */
 412                        skb = netdev_alloc_skb(netdev, rx_size + NET_IP_ALIGN);
 413                        if (NULL == skb) {
 414                                printk(KERN_WARNING
 415                                        "%s: Mem squeeze, deferring packet.\n",
 416                                        netdev->name);
 417                                /*
 418                                 * Check that some rx space is free. If not,
 419                                 * free one and mark stats->rx_dropped++.
 420                                 */
 421                                adapter->net_stats.rx_dropped++;
 422                                break;
 423                        }
 424                        skb_reserve(skb, NET_IP_ALIGN);
 425                        skb->dev = netdev;
 426                        memcpy(skb->data, rxd->packet, rx_size);
 427                        skb_put(skb, rx_size);
 428                        skb->protocol = eth_type_trans(skb, netdev);
 429#ifdef NETIF_F_HW_VLAN_TX
 430                        if (adapter->vlgrp && (rxd->status.vlan)) {
 431                                u16 vlan_tag = (rxd->status.vtag>>4) |
 432                                        ((rxd->status.vtag&7) << 13) |
 433                                        ((rxd->status.vtag&8) << 9);
 434                                vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
 435                        } else
 436#endif
 437                        netif_rx(skb);
 438                        adapter->net_stats.rx_bytes += rx_size;
 439                        adapter->net_stats.rx_packets++;
 440                        netdev->last_rx = jiffies;
 441                } else {
 442                        adapter->net_stats.rx_errors++;
 443
 444                        if (rxd->status.ok && rxd->status.pkt_size <= 60)
 445                                adapter->net_stats.rx_length_errors++;
 446                        if (rxd->status.mcast)
 447                                adapter->net_stats.multicast++;
 448                        if (rxd->status.crc)
 449                                adapter->net_stats.rx_crc_errors++;
 450                        if (rxd->status.align)
 451                                adapter->net_stats.rx_frame_errors++;
 452                }
 453
 454                /* advance write ptr */
 455                if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
 456                        adapter->rxd_write_ptr = 0;
 457        } while (1);
 458
 459        /* update mailbox? */
 460        adapter->rxd_read_ptr = adapter->rxd_write_ptr;
 461        ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
 462}
 463
 464static void atl2_intr_tx(struct atl2_adapter *adapter)
 465{
 466        u32 txd_read_ptr;
 467        u32 txs_write_ptr;
 468        struct tx_pkt_status *txs;
 469        struct tx_pkt_header *txph;
 470        int free_hole = 0;
 471
 472        do {
 473                txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
 474                txs = adapter->txs_ring + txs_write_ptr;
 475                if (!txs->update)
 476                        break; /* tx stop here */
 477
 478                free_hole = 1;
 479                txs->update = 0;
 480
 481                if (++txs_write_ptr == adapter->txs_ring_size)
 482                        txs_write_ptr = 0;
 483                atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
 484
 485                txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
 486                txph = (struct tx_pkt_header *)
 487                        (((u8 *)adapter->txd_ring) + txd_read_ptr);
 488
 489                if (txph->pkt_size != txs->pkt_size) {
 490                        struct tx_pkt_status *old_txs = txs;
 491                        printk(KERN_WARNING
 492                                "%s: txs packet size not consistent with txd"
 493                                " txd_:0x%08x, txs_:0x%08x!\n",
 494                                adapter->netdev->name,
 495                                *(u32 *)txph, *(u32 *)txs);
 496                        printk(KERN_WARNING
 497                                "txd read ptr: 0x%x\n",
 498                                txd_read_ptr);
 499                        txs = adapter->txs_ring + txs_write_ptr;
 500                        printk(KERN_WARNING
 501                                "txs-behind:0x%08x\n",
 502                                *(u32 *)txs);
 503                        if (txs_write_ptr < 2) {
 504                                txs = adapter->txs_ring +
 505                                        (adapter->txs_ring_size +
 506                                        txs_write_ptr - 2);
 507                        } else {
 508                                txs = adapter->txs_ring + (txs_write_ptr - 2);
 509                        }
 510                        printk(KERN_WARNING
 511                                "txs-before:0x%08x\n",
 512                                *(u32 *)txs);
 513                        txs = old_txs;
 514                }
 515
 516                 /* 4for TPH */
 517                txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
 518                if (txd_read_ptr >= adapter->txd_ring_size)
 519                        txd_read_ptr -= adapter->txd_ring_size;
 520
 521                atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
 522
 523                /* tx statistics: */
 524                if (txs->ok) {
 525                        adapter->net_stats.tx_bytes += txs->pkt_size;
 526                        adapter->net_stats.tx_packets++;
 527                }
 528                else
 529                        adapter->net_stats.tx_errors++;
 530
 531                if (txs->defer)
 532                        adapter->net_stats.collisions++;
 533                if (txs->abort_col)
 534                        adapter->net_stats.tx_aborted_errors++;
 535                if (txs->late_col)
 536                        adapter->net_stats.tx_window_errors++;
 537                if (txs->underun)
 538                        adapter->net_stats.tx_fifo_errors++;
 539        } while (1);
 540
 541        if (free_hole) {
 542                if (netif_queue_stopped(adapter->netdev) &&
 543                        netif_carrier_ok(adapter->netdev))
 544                        netif_wake_queue(adapter->netdev);
 545        }
 546}
 547
 548static void atl2_check_for_link(struct atl2_adapter *adapter)
 549{
 550        struct net_device *netdev = adapter->netdev;
 551        u16 phy_data = 0;
 552
 553        spin_lock(&adapter->stats_lock);
 554        atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
 555        atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
 556        spin_unlock(&adapter->stats_lock);
 557
 558        /* notify upper layer link down ASAP */
 559        if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
 560                if (netif_carrier_ok(netdev)) { /* old link state: Up */
 561                printk(KERN_INFO "%s: %s NIC Link is Down\n",
 562                        atl2_driver_name, netdev->name);
 563                adapter->link_speed = SPEED_0;
 564                netif_carrier_off(netdev);
 565                netif_stop_queue(netdev);
 566                }
 567        }
 568        schedule_work(&adapter->link_chg_task);
 569}
 570
 571static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
 572{
 573        u16 phy_data;
 574        spin_lock(&adapter->stats_lock);
 575        atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
 576        spin_unlock(&adapter->stats_lock);
 577}
 578
 579/*
 580 * atl2_intr - Interrupt Handler
 581 * @irq: interrupt number
 582 * @data: pointer to a network interface device structure
 583 * @pt_regs: CPU registers structure
 584 */
 585static irqreturn_t atl2_intr(int irq, void *data)
 586{
 587        struct atl2_adapter *adapter = netdev_priv(data);
 588        struct atl2_hw *hw = &adapter->hw;
 589        u32 status;
 590
 591        status = ATL2_READ_REG(hw, REG_ISR);
 592        if (0 == status)
 593                return IRQ_NONE;
 594
 595        /* link event */
 596        if (status & ISR_PHY)
 597                atl2_clear_phy_int(adapter);
 598
 599        /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
 600        ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
 601
 602        /* check if PCIE PHY Link down */
 603        if (status & ISR_PHY_LINKDOWN) {
 604                if (netif_running(adapter->netdev)) { /* reset MAC */
 605                        ATL2_WRITE_REG(hw, REG_ISR, 0);
 606                        ATL2_WRITE_REG(hw, REG_IMR, 0);
 607                        ATL2_WRITE_FLUSH(hw);
 608                        schedule_work(&adapter->reset_task);
 609                        return IRQ_HANDLED;
 610                }
 611        }
 612
 613        /* check if DMA read/write error? */
 614        if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
 615                ATL2_WRITE_REG(hw, REG_ISR, 0);
 616                ATL2_WRITE_REG(hw, REG_IMR, 0);
 617                ATL2_WRITE_FLUSH(hw);
 618                schedule_work(&adapter->reset_task);
 619                return IRQ_HANDLED;
 620        }
 621
 622        /* link event */
 623        if (status & (ISR_PHY | ISR_MANUAL)) {
 624                adapter->net_stats.tx_carrier_errors++;
 625                atl2_check_for_link(adapter);
 626        }
 627
 628        /* transmit event */
 629        if (status & ISR_TX_EVENT)
 630                atl2_intr_tx(adapter);
 631
 632        /* rx exception */
 633        if (status & ISR_RX_EVENT)
 634                atl2_intr_rx(adapter);
 635
 636        /* re-enable Interrupt */
 637        ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
 638        return IRQ_HANDLED;
 639}
 640
 641static int atl2_request_irq(struct atl2_adapter *adapter)
 642{
 643        struct net_device *netdev = adapter->netdev;
 644        int flags, err = 0;
 645
 646        flags = IRQF_SHARED;
 647#ifdef CONFIG_PCI_MSI
 648        adapter->have_msi = true;
 649        err = pci_enable_msi(adapter->pdev);
 650        if (err)
 651                adapter->have_msi = false;
 652
 653        if (adapter->have_msi)
 654                flags &= ~IRQF_SHARED;
 655#endif
 656
 657        return request_irq(adapter->pdev->irq, &atl2_intr, flags, netdev->name,
 658                netdev);
 659}
 660
 661/*
 662 * atl2_free_ring_resources - Free Tx / RX descriptor Resources
 663 * @adapter: board private structure
 664 *
 665 * Free all transmit software resources
 666 */
 667static void atl2_free_ring_resources(struct atl2_adapter *adapter)
 668{
 669        struct pci_dev *pdev = adapter->pdev;
 670        pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
 671                adapter->ring_dma);
 672}
 673
 674/*
 675 * atl2_open - Called when a network interface is made active
 676 * @netdev: network interface device structure
 677 *
 678 * Returns 0 on success, negative value on failure
 679 *
 680 * The open entry point is called when a network interface is made
 681 * active by the system (IFF_UP).  At this point all resources needed
 682 * for transmit and receive operations are allocated, the interrupt
 683 * handler is registered with the OS, the watchdog timer is started,
 684 * and the stack is notified that the interface is ready.
 685 */
 686static int atl2_open(struct net_device *netdev)
 687{
 688        struct atl2_adapter *adapter = netdev_priv(netdev);
 689        int err;
 690        u32 val;
 691
 692        /* disallow open during test */
 693        if (test_bit(__ATL2_TESTING, &adapter->flags))
 694                return -EBUSY;
 695
 696        /* allocate transmit descriptors */
 697        err = atl2_setup_ring_resources(adapter);
 698        if (err)
 699                return err;
 700
 701        err = atl2_init_hw(&adapter->hw);
 702        if (err) {
 703                err = -EIO;
 704                goto err_init_hw;
 705        }
 706
 707        /* hardware has been reset, we need to reload some things */
 708        atl2_set_multi(netdev);
 709        init_ring_ptrs(adapter);
 710
 711#ifdef NETIF_F_HW_VLAN_TX
 712        atl2_restore_vlan(adapter);
 713#endif
 714
 715        if (atl2_configure(adapter)) {
 716                err = -EIO;
 717                goto err_config;
 718        }
 719
 720        err = atl2_request_irq(adapter);
 721        if (err)
 722                goto err_req_irq;
 723
 724        clear_bit(__ATL2_DOWN, &adapter->flags);
 725
 726        mod_timer(&adapter->watchdog_timer, jiffies + 4*HZ);
 727
 728        val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
 729        ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
 730                val | MASTER_CTRL_MANUAL_INT);
 731
 732        atl2_irq_enable(adapter);
 733
 734        return 0;
 735
 736err_init_hw:
 737err_req_irq:
 738err_config:
 739        atl2_free_ring_resources(adapter);
 740        atl2_reset_hw(&adapter->hw);
 741
 742        return err;
 743}
 744
 745static void atl2_down(struct atl2_adapter *adapter)
 746{
 747        struct net_device *netdev = adapter->netdev;
 748
 749        /* signal that we're down so the interrupt handler does not
 750         * reschedule our watchdog timer */
 751        set_bit(__ATL2_DOWN, &adapter->flags);
 752
 753        netif_tx_disable(netdev);
 754
 755        /* reset MAC to disable all RX/TX */
 756        atl2_reset_hw(&adapter->hw);
 757        msleep(1);
 758
 759        atl2_irq_disable(adapter);
 760
 761        del_timer_sync(&adapter->watchdog_timer);
 762        del_timer_sync(&adapter->phy_config_timer);
 763        clear_bit(0, &adapter->cfg_phy);
 764
 765        netif_carrier_off(netdev);
 766        adapter->link_speed = SPEED_0;
 767        adapter->link_duplex = -1;
 768}
 769
 770static void atl2_free_irq(struct atl2_adapter *adapter)
 771{
 772        struct net_device *netdev = adapter->netdev;
 773
 774        free_irq(adapter->pdev->irq, netdev);
 775
 776#ifdef CONFIG_PCI_MSI
 777        if (adapter->have_msi)
 778                pci_disable_msi(adapter->pdev);
 779#endif
 780}
 781
 782/*
 783 * atl2_close - Disables a network interface
 784 * @netdev: network interface device structure
 785 *
 786 * Returns 0, this is not allowed to fail
 787 *
 788 * The close entry point is called when an interface is de-activated
 789 * by the OS.  The hardware is still under the drivers control, but
 790 * needs to be disabled.  A global MAC reset is issued to stop the
 791 * hardware, and all transmit and receive resources are freed.
 792 */
 793static int atl2_close(struct net_device *netdev)
 794{
 795        struct atl2_adapter *adapter = netdev_priv(netdev);
 796
 797        WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
 798
 799        atl2_down(adapter);
 800        atl2_free_irq(adapter);
 801        atl2_free_ring_resources(adapter);
 802
 803        return 0;
 804}
 805
 806static inline int TxsFreeUnit(struct atl2_adapter *adapter)
 807{
 808        u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
 809
 810        return (adapter->txs_next_clear >= txs_write_ptr) ?
 811                (int) (adapter->txs_ring_size - adapter->txs_next_clear +
 812                txs_write_ptr - 1) :
 813                (int) (txs_write_ptr - adapter->txs_next_clear - 1);
 814}
 815
 816static inline int TxdFreeBytes(struct atl2_adapter *adapter)
 817{
 818        u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
 819
 820        return (adapter->txd_write_ptr >= txd_read_ptr) ?
 821                (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
 822                txd_read_ptr - 1) :
 823                (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
 824}
 825
 826static int atl2_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
 827{
 828        struct atl2_adapter *adapter = netdev_priv(netdev);
 829        struct tx_pkt_header *txph;
 830        u32 offset, copy_len;
 831        int txs_unused;
 832        int txbuf_unused;
 833
 834        if (test_bit(__ATL2_DOWN, &adapter->flags)) {
 835                dev_kfree_skb_any(skb);
 836                return NETDEV_TX_OK;
 837        }
 838
 839        if (unlikely(skb->len <= 0)) {
 840                dev_kfree_skb_any(skb);
 841                return NETDEV_TX_OK;
 842        }
 843
 844        txs_unused = TxsFreeUnit(adapter);
 845        txbuf_unused = TxdFreeBytes(adapter);
 846
 847        if (skb->len + sizeof(struct tx_pkt_header) + 4  > txbuf_unused ||
 848                txs_unused < 1) {
 849                /* not enough resources */
 850                netif_stop_queue(netdev);
 851                return NETDEV_TX_BUSY;
 852        }
 853
 854        offset = adapter->txd_write_ptr;
 855
 856        txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
 857
 858        *(u32 *)txph = 0;
 859        txph->pkt_size = skb->len;
 860
 861        offset += 4;
 862        if (offset >= adapter->txd_ring_size)
 863                offset -= adapter->txd_ring_size;
 864        copy_len = adapter->txd_ring_size - offset;
 865        if (copy_len >= skb->len) {
 866                memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
 867                offset += ((u32)(skb->len + 3) & ~3);
 868        } else {
 869                memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
 870                memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
 871                        skb->len-copy_len);
 872                offset = ((u32)(skb->len-copy_len + 3) & ~3);
 873        }
 874#ifdef NETIF_F_HW_VLAN_TX
 875        if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
 876                u16 vlan_tag = vlan_tx_tag_get(skb);
 877                vlan_tag = (vlan_tag << 4) |
 878                        (vlan_tag >> 13) |
 879                        ((vlan_tag >> 9) & 0x8);
 880                txph->ins_vlan = 1;
 881                txph->vlan = vlan_tag;
 882        }
 883#endif
 884        if (offset >= adapter->txd_ring_size)
 885                offset -= adapter->txd_ring_size;
 886        adapter->txd_write_ptr = offset;
 887
 888        /* clear txs before send */
 889        adapter->txs_ring[adapter->txs_next_clear].update = 0;
 890        if (++adapter->txs_next_clear == adapter->txs_ring_size)
 891                adapter->txs_next_clear = 0;
 892
 893        ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
 894                (adapter->txd_write_ptr >> 2));
 895
 896        mmiowb();
 897        netdev->trans_start = jiffies;
 898        dev_kfree_skb_any(skb);
 899        return NETDEV_TX_OK;
 900}
 901
 902/*
 903 * atl2_get_stats - Get System Network Statistics
 904 * @netdev: network interface device structure
 905 *
 906 * Returns the address of the device statistics structure.
 907 * The statistics are actually updated from the timer callback.
 908 */
 909static struct net_device_stats *atl2_get_stats(struct net_device *netdev)
 910{
 911        struct atl2_adapter *adapter = netdev_priv(netdev);
 912        return &adapter->net_stats;
 913}
 914
 915/*
 916 * atl2_change_mtu - Change the Maximum Transfer Unit
 917 * @netdev: network interface device structure
 918 * @new_mtu: new value for maximum frame size
 919 *
 920 * Returns 0 on success, negative on failure
 921 */
 922static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
 923{
 924        struct atl2_adapter *adapter = netdev_priv(netdev);
 925        struct atl2_hw *hw = &adapter->hw;
 926
 927        if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
 928                return -EINVAL;
 929
 930        /* set MTU */
 931        if (hw->max_frame_size != new_mtu) {
 932                netdev->mtu = new_mtu;
 933                ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
 934                        VLAN_SIZE + ETHERNET_FCS_SIZE);
 935        }
 936
 937        return 0;
 938}
 939
 940/*
 941 * atl2_set_mac - Change the Ethernet Address of the NIC
 942 * @netdev: network interface device structure
 943 * @p: pointer to an address structure
 944 *
 945 * Returns 0 on success, negative on failure
 946 */
 947static int atl2_set_mac(struct net_device *netdev, void *p)
 948{
 949        struct atl2_adapter *adapter = netdev_priv(netdev);
 950        struct sockaddr *addr = p;
 951
 952        if (!is_valid_ether_addr(addr->sa_data))
 953                return -EADDRNOTAVAIL;
 954
 955        if (netif_running(netdev))
 956                return -EBUSY;
 957
 958        memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
 959        memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
 960
 961        atl2_set_mac_addr(&adapter->hw);
 962
 963        return 0;
 964}
 965
 966/*
 967 * atl2_mii_ioctl -
 968 * @netdev:
 969 * @ifreq:
 970 * @cmd:
 971 */
 972static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
 973{
 974        struct atl2_adapter *adapter = netdev_priv(netdev);
 975        struct mii_ioctl_data *data = if_mii(ifr);
 976        unsigned long flags;
 977
 978        switch (cmd) {
 979        case SIOCGMIIPHY:
 980                data->phy_id = 0;
 981                break;
 982        case SIOCGMIIREG:
 983                if (!capable(CAP_NET_ADMIN))
 984                        return -EPERM;
 985                spin_lock_irqsave(&adapter->stats_lock, flags);
 986                if (atl2_read_phy_reg(&adapter->hw,
 987                        data->reg_num & 0x1F, &data->val_out)) {
 988                        spin_unlock_irqrestore(&adapter->stats_lock, flags);
 989                        return -EIO;
 990                }
 991                spin_unlock_irqrestore(&adapter->stats_lock, flags);
 992                break;
 993        case SIOCSMIIREG:
 994                if (!capable(CAP_NET_ADMIN))
 995                        return -EPERM;
 996                if (data->reg_num & ~(0x1F))
 997                        return -EFAULT;
 998                spin_lock_irqsave(&adapter->stats_lock, flags);
 999                if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
1000                        data->val_in)) {
1001                        spin_unlock_irqrestore(&adapter->stats_lock, flags);
1002                        return -EIO;
1003                }
1004                spin_unlock_irqrestore(&adapter->stats_lock, flags);
1005                break;
1006        default:
1007                return -EOPNOTSUPP;
1008        }
1009        return 0;
1010}
1011
1012/*
1013 * atl2_ioctl -
1014 * @netdev:
1015 * @ifreq:
1016 * @cmd:
1017 */
1018static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1019{
1020        switch (cmd) {
1021        case SIOCGMIIPHY:
1022        case SIOCGMIIREG:
1023        case SIOCSMIIREG:
1024                return atl2_mii_ioctl(netdev, ifr, cmd);
1025#ifdef ETHTOOL_OPS_COMPAT
1026        case SIOCETHTOOL:
1027                return ethtool_ioctl(ifr);
1028#endif
1029        default:
1030                return -EOPNOTSUPP;
1031        }
1032}
1033
1034/*
1035 * atl2_tx_timeout - Respond to a Tx Hang
1036 * @netdev: network interface device structure
1037 */
1038static void atl2_tx_timeout(struct net_device *netdev)
1039{
1040        struct atl2_adapter *adapter = netdev_priv(netdev);
1041
1042        /* Do the reset outside of interrupt context */
1043        schedule_work(&adapter->reset_task);
1044}
1045
1046/*
1047 * atl2_watchdog - Timer Call-back
1048 * @data: pointer to netdev cast into an unsigned long
1049 */
1050static void atl2_watchdog(unsigned long data)
1051{
1052        struct atl2_adapter *adapter = (struct atl2_adapter *) data;
1053        u32 drop_rxd, drop_rxs;
1054        unsigned long flags;
1055
1056        if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
1057                spin_lock_irqsave(&adapter->stats_lock, flags);
1058                drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
1059                drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
1060                adapter->net_stats.rx_over_errors += (drop_rxd+drop_rxs);
1061                spin_unlock_irqrestore(&adapter->stats_lock, flags);
1062
1063                /* Reset the timer */
1064                mod_timer(&adapter->watchdog_timer, jiffies + 4 * HZ);
1065        }
1066}
1067
1068/*
1069 * atl2_phy_config - Timer Call-back
1070 * @data: pointer to netdev cast into an unsigned long
1071 */
1072static void atl2_phy_config(unsigned long data)
1073{
1074        struct atl2_adapter *adapter = (struct atl2_adapter *) data;
1075        struct atl2_hw *hw = &adapter->hw;
1076        unsigned long flags;
1077
1078        spin_lock_irqsave(&adapter->stats_lock, flags);
1079        atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
1080        atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
1081                MII_CR_RESTART_AUTO_NEG);
1082        spin_unlock_irqrestore(&adapter->stats_lock, flags);
1083        clear_bit(0, &adapter->cfg_phy);
1084}
1085
1086static int atl2_up(struct atl2_adapter *adapter)
1087{
1088        struct net_device *netdev = adapter->netdev;
1089        int err = 0;
1090        u32 val;
1091
1092        /* hardware has been reset, we need to reload some things */
1093
1094        err = atl2_init_hw(&adapter->hw);
1095        if (err) {
1096                err = -EIO;
1097                return err;
1098        }
1099
1100        atl2_set_multi(netdev);
1101        init_ring_ptrs(adapter);
1102
1103#ifdef NETIF_F_HW_VLAN_TX
1104        atl2_restore_vlan(adapter);
1105#endif
1106
1107        if (atl2_configure(adapter)) {
1108                err = -EIO;
1109                goto err_up;
1110        }
1111
1112        clear_bit(__ATL2_DOWN, &adapter->flags);
1113
1114        val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
1115        ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
1116                MASTER_CTRL_MANUAL_INT);
1117
1118        atl2_irq_enable(adapter);
1119
1120err_up:
1121        return err;
1122}
1123
1124static void atl2_reinit_locked(struct atl2_adapter *adapter)
1125{
1126        WARN_ON(in_interrupt());
1127        while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
1128                msleep(1);
1129        atl2_down(adapter);
1130        atl2_up(adapter);
1131        clear_bit(__ATL2_RESETTING, &adapter->flags);
1132}
1133
1134static void atl2_reset_task(struct work_struct *work)
1135{
1136        struct atl2_adapter *adapter;
1137        adapter = container_of(work, struct atl2_adapter, reset_task);
1138
1139        atl2_reinit_locked(adapter);
1140}
1141
1142static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
1143{
1144        u32 value;
1145        struct atl2_hw *hw = &adapter->hw;
1146        struct net_device *netdev = adapter->netdev;
1147
1148        /* Config MAC CTRL Register */
1149        value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
1150
1151        /* duplex */
1152        if (FULL_DUPLEX == adapter->link_duplex)
1153                value |= MAC_CTRL_DUPLX;
1154
1155        /* flow control */
1156        value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
1157
1158        /* PAD & CRC */
1159        value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1160
1161        /* preamble length */
1162        value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
1163                MAC_CTRL_PRMLEN_SHIFT);
1164
1165        /* vlan */
1166        if (adapter->vlgrp)
1167                value |= MAC_CTRL_RMV_VLAN;
1168
1169        /* filter mode */
1170        value |= MAC_CTRL_BC_EN;
1171        if (netdev->flags & IFF_PROMISC)
1172                value |= MAC_CTRL_PROMIS_EN;
1173        else if (netdev->flags & IFF_ALLMULTI)
1174                value |= MAC_CTRL_MC_ALL_EN;
1175
1176        /* half retry buffer */
1177        value |= (((u32)(adapter->hw.retry_buf &
1178                MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
1179
1180        ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1181}
1182
1183static int atl2_check_link(struct atl2_adapter *adapter)
1184{
1185        struct atl2_hw *hw = &adapter->hw;
1186        struct net_device *netdev = adapter->netdev;
1187        int ret_val;
1188        u16 speed, duplex, phy_data;
1189        int reconfig = 0;
1190
1191        /* MII_BMSR must read twise */
1192        atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1193        atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1194        if (!(phy_data&BMSR_LSTATUS)) { /* link down */
1195                if (netif_carrier_ok(netdev)) { /* old link state: Up */
1196                        u32 value;
1197                        /* disable rx */
1198                        value = ATL2_READ_REG(hw, REG_MAC_CTRL);
1199                        value &= ~MAC_CTRL_RX_EN;
1200                        ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1201                        adapter->link_speed = SPEED_0;
1202                        netif_carrier_off(netdev);
1203                        netif_stop_queue(netdev);
1204                }
1205                return 0;
1206        }
1207
1208        /* Link Up */
1209        ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
1210        if (ret_val)
1211                return ret_val;
1212        switch (hw->MediaType) {
1213        case MEDIA_TYPE_100M_FULL:
1214                if (speed  != SPEED_100 || duplex != FULL_DUPLEX)
1215                        reconfig = 1;
1216                break;
1217        case MEDIA_TYPE_100M_HALF:
1218                if (speed  != SPEED_100 || duplex != HALF_DUPLEX)
1219                        reconfig = 1;
1220                break;
1221        case MEDIA_TYPE_10M_FULL:
1222                if (speed != SPEED_10 || duplex != FULL_DUPLEX)
1223                        reconfig = 1;
1224                break;
1225        case MEDIA_TYPE_10M_HALF:
1226                if (speed  != SPEED_10 || duplex != HALF_DUPLEX)
1227                        reconfig = 1;
1228                break;
1229        }
1230        /* link result is our setting */
1231        if (reconfig == 0) {
1232                if (adapter->link_speed != speed ||
1233                        adapter->link_duplex != duplex) {
1234                        adapter->link_speed = speed;
1235                        adapter->link_duplex = duplex;
1236                        atl2_setup_mac_ctrl(adapter);
1237                        printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
1238                                atl2_driver_name, netdev->name,
1239                                adapter->link_speed,
1240                                adapter->link_duplex == FULL_DUPLEX ?
1241                                        "Full Duplex" : "Half Duplex");
1242                }
1243
1244                if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
1245                        netif_carrier_on(netdev);
1246                        netif_wake_queue(netdev);
1247                }
1248                return 0;
1249        }
1250
1251        /* change original link status */
1252        if (netif_carrier_ok(netdev)) {
1253                u32 value;
1254                /* disable rx */
1255                value = ATL2_READ_REG(hw, REG_MAC_CTRL);
1256                value &= ~MAC_CTRL_RX_EN;
1257                ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1258
1259                adapter->link_speed = SPEED_0;
1260                netif_carrier_off(netdev);
1261                netif_stop_queue(netdev);
1262        }
1263
1264        /* auto-neg, insert timer to re-config phy
1265         * (if interval smaller than 5 seconds, something strange) */
1266        if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
1267                if (!test_and_set_bit(0, &adapter->cfg_phy))
1268                        mod_timer(&adapter->phy_config_timer, jiffies + 5 * HZ);
1269        }
1270
1271        return 0;
1272}
1273
1274/*
1275 * atl2_link_chg_task - deal with link change event Out of interrupt context
1276 * @netdev: network interface device structure
1277 */
1278static void atl2_link_chg_task(struct work_struct *work)
1279{
1280        struct atl2_adapter *adapter;
1281        unsigned long flags;
1282
1283        adapter = container_of(work, struct atl2_adapter, link_chg_task);
1284
1285        spin_lock_irqsave(&adapter->stats_lock, flags);
1286        atl2_check_link(adapter);
1287        spin_unlock_irqrestore(&adapter->stats_lock, flags);
1288}
1289
1290static void atl2_setup_pcicmd(struct pci_dev *pdev)
1291{
1292        u16 cmd;
1293
1294        pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1295
1296        if (cmd & PCI_COMMAND_INTX_DISABLE)
1297                cmd &= ~PCI_COMMAND_INTX_DISABLE;
1298        if (cmd & PCI_COMMAND_IO)
1299                cmd &= ~PCI_COMMAND_IO;
1300        if (0 == (cmd & PCI_COMMAND_MEMORY))
1301                cmd |= PCI_COMMAND_MEMORY;
1302        if (0 == (cmd & PCI_COMMAND_MASTER))
1303                cmd |= PCI_COMMAND_MASTER;
1304        pci_write_config_word(pdev, PCI_COMMAND, cmd);
1305
1306        /*
1307         * some motherboards BIOS(PXE/EFI) driver may set PME
1308         * while they transfer control to OS (Windows/Linux)
1309         * so we should clear this bit before NIC work normally
1310         */
1311        pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
1312}
1313
1314#ifdef CONFIG_NET_POLL_CONTROLLER
1315static void atl2_poll_controller(struct net_device *netdev)
1316{
1317        disable_irq(netdev->irq);
1318        atl2_intr(netdev->irq, netdev);
1319        enable_irq(netdev->irq);
1320}
1321#endif
1322
1323/*
1324 * atl2_probe - Device Initialization Routine
1325 * @pdev: PCI device information struct
1326 * @ent: entry in atl2_pci_tbl
1327 *
1328 * Returns 0 on success, negative on failure
1329 *
1330 * atl2_probe initializes an adapter identified by a pci_dev structure.
1331 * The OS initialization, configuring of the adapter private structure,
1332 * and a hardware reset occur.
1333 */
1334static int __devinit atl2_probe(struct pci_dev *pdev,
1335        const struct pci_device_id *ent)
1336{
1337        struct net_device *netdev;
1338        struct atl2_adapter *adapter;
1339        static int cards_found;
1340        unsigned long mmio_start;
1341        int mmio_len;
1342        int err;
1343
1344        cards_found = 0;
1345
1346        err = pci_enable_device(pdev);
1347        if (err)
1348                return err;
1349
1350        /*
1351         * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
1352         * until the kernel has the proper infrastructure to support 64-bit DMA
1353         * on these devices.
1354         */
1355        if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) &&
1356                pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
1357                printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
1358                goto err_dma;
1359        }
1360
1361        /* Mark all PCI regions associated with PCI device
1362         * pdev as being reserved by owner atl2_driver_name */
1363        err = pci_request_regions(pdev, atl2_driver_name);
1364        if (err)
1365                goto err_pci_reg;
1366
1367        /* Enables bus-mastering on the device and calls
1368         * pcibios_set_master to do the needed arch specific settings */
1369        pci_set_master(pdev);
1370
1371        err = -ENOMEM;
1372        netdev = alloc_etherdev(sizeof(struct atl2_adapter));
1373        if (!netdev)
1374                goto err_alloc_etherdev;
1375
1376        SET_NETDEV_DEV(netdev, &pdev->dev);
1377
1378        pci_set_drvdata(pdev, netdev);
1379        adapter = netdev_priv(netdev);
1380        adapter->netdev = netdev;
1381        adapter->pdev = pdev;
1382        adapter->hw.back = adapter;
1383
1384        mmio_start = pci_resource_start(pdev, 0x0);
1385        mmio_len = pci_resource_len(pdev, 0x0);
1386
1387        adapter->hw.mem_rang = (u32)mmio_len;
1388        adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
1389        if (!adapter->hw.hw_addr) {
1390                err = -EIO;
1391                goto err_ioremap;
1392        }
1393
1394        atl2_setup_pcicmd(pdev);
1395
1396        netdev->open = &atl2_open;
1397        netdev->stop = &atl2_close;
1398        netdev->hard_start_xmit = &atl2_xmit_frame;
1399        netdev->get_stats = &atl2_get_stats;
1400        netdev->set_multicast_list = &atl2_set_multi;
1401        netdev->set_mac_address = &atl2_set_mac;
1402        netdev->change_mtu = &atl2_change_mtu;
1403        netdev->do_ioctl = &atl2_ioctl;
1404        atl2_set_ethtool_ops(netdev);
1405
1406#ifdef CONFIG_NET_POLL_CONTROLLER
1407        netdev->poll_controller = atl2_poll_controller;
1408#endif
1409#ifdef HAVE_TX_TIMEOUT
1410        netdev->tx_timeout = &atl2_tx_timeout;
1411        netdev->watchdog_timeo = 5 * HZ;
1412#endif
1413#ifdef NETIF_F_HW_VLAN_TX
1414        netdev->vlan_rx_register = atl2_vlan_rx_register;
1415#endif
1416        strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1417
1418        netdev->mem_start = mmio_start;
1419        netdev->mem_end = mmio_start + mmio_len;
1420        adapter->bd_number = cards_found;
1421        adapter->pci_using_64 = false;
1422
1423        /* setup the private structure */
1424        err = atl2_sw_init(adapter);
1425        if (err)
1426                goto err_sw_init;
1427
1428        err = -EIO;
1429
1430#ifdef NETIF_F_HW_VLAN_TX
1431        netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
1432#endif
1433
1434        /* Init PHY as early as possible due to power saving issue  */
1435        atl2_phy_init(&adapter->hw);
1436
1437        /* reset the controller to
1438         * put the device in a known good starting state */
1439
1440        if (atl2_reset_hw(&adapter->hw)) {
1441                err = -EIO;
1442                goto err_reset;
1443        }
1444
1445        /* copy the MAC address out of the EEPROM */
1446        atl2_read_mac_addr(&adapter->hw);
1447        memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
1448/* FIXME: do we still need this? */
1449#ifdef ETHTOOL_GPERMADDR
1450        memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
1451
1452        if (!is_valid_ether_addr(netdev->perm_addr)) {
1453#else
1454        if (!is_valid_ether_addr(netdev->dev_addr)) {
1455#endif
1456                err = -EIO;
1457                goto err_eeprom;
1458        }
1459
1460        atl2_check_options(adapter);
1461
1462        init_timer(&adapter->watchdog_timer);
1463        adapter->watchdog_timer.function = &atl2_watchdog;
1464        adapter->watchdog_timer.data = (unsigned long) adapter;
1465
1466        init_timer(&adapter->phy_config_timer);
1467        adapter->phy_config_timer.function = &atl2_phy_config;
1468        adapter->phy_config_timer.data = (unsigned long) adapter;
1469
1470        INIT_WORK(&adapter->reset_task, atl2_reset_task);
1471        INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
1472
1473        strcpy(netdev->name, "eth%d"); /* ?? */
1474        err = register_netdev(netdev);
1475        if (err)
1476                goto err_register;
1477
1478        /* assume we have no link for now */
1479        netif_carrier_off(netdev);
1480        netif_stop_queue(netdev);
1481
1482        cards_found++;
1483
1484        return 0;
1485
1486err_reset:
1487err_register:
1488err_sw_init:
1489err_eeprom:
1490        iounmap(adapter->hw.hw_addr);
1491err_ioremap:
1492        free_netdev(netdev);
1493err_alloc_etherdev:
1494        pci_release_regions(pdev);
1495err_pci_reg:
1496err_dma:
1497        pci_disable_device(pdev);
1498        return err;
1499}
1500
1501/*
1502 * atl2_remove - Device Removal Routine
1503 * @pdev: PCI device information struct
1504 *
1505 * atl2_remove is called by the PCI subsystem to alert the driver
1506 * that it should release a PCI device.  The could be caused by a
1507 * Hot-Plug event, or because the driver is going to be removed from
1508 * memory.
1509 */
1510/* FIXME: write the original MAC address back in case it was changed from a
1511 * BIOS-set value, as in atl1 -- CHS */
1512static void __devexit atl2_remove(struct pci_dev *pdev)
1513{
1514        struct net_device *netdev = pci_get_drvdata(pdev);
1515        struct atl2_adapter *adapter = netdev_priv(netdev);
1516
1517        /* flush_scheduled work may reschedule our watchdog task, so
1518         * explicitly disable watchdog tasks from being rescheduled  */
1519        set_bit(__ATL2_DOWN, &adapter->flags);
1520
1521        del_timer_sync(&adapter->watchdog_timer);
1522        del_timer_sync(&adapter->phy_config_timer);
1523
1524        flush_scheduled_work();
1525
1526        unregister_netdev(netdev);
1527
1528        atl2_force_ps(&adapter->hw);
1529
1530        iounmap(adapter->hw.hw_addr);
1531        pci_release_regions(pdev);
1532
1533        free_netdev(netdev);
1534
1535        pci_disable_device(pdev);
1536}
1537
1538static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
1539{
1540        struct net_device *netdev = pci_get_drvdata(pdev);
1541        struct atl2_adapter *adapter = netdev_priv(netdev);
1542        struct atl2_hw *hw = &adapter->hw;
1543        u16 speed, duplex;
1544        u32 ctrl = 0;
1545        u32 wufc = adapter->wol;
1546
1547#ifdef CONFIG_PM
1548        int retval = 0;
1549#endif
1550
1551        netif_device_detach(netdev);
1552
1553        if (netif_running(netdev)) {
1554                WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
1555                atl2_down(adapter);
1556        }
1557
1558#ifdef CONFIG_PM
1559        retval = pci_save_state(pdev);
1560        if (retval)
1561                return retval;
1562#endif
1563
1564        atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
1565        atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
1566        if (ctrl & BMSR_LSTATUS)
1567                wufc &= ~ATLX_WUFC_LNKC;
1568
1569        if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
1570                u32 ret_val;
1571                /* get current link speed & duplex */
1572                ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
1573                if (ret_val) {
1574                        printk(KERN_DEBUG
1575                                "%s: get speed&duplex error while suspend\n",
1576                                atl2_driver_name);
1577                        goto wol_dis;
1578                }
1579
1580                ctrl = 0;
1581
1582                /* turn on magic packet wol */
1583                if (wufc & ATLX_WUFC_MAG)
1584                        ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
1585
1586                /* ignore Link Chg event when Link is up */
1587                ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
1588
1589                /* Config MAC CTRL Register */
1590                ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
1591                if (FULL_DUPLEX == adapter->link_duplex)
1592                        ctrl |= MAC_CTRL_DUPLX;
1593                ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1594                ctrl |= (((u32)adapter->hw.preamble_len &
1595                        MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
1596                ctrl |= (((u32)(adapter->hw.retry_buf &
1597                        MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
1598                        MAC_CTRL_HALF_LEFT_BUF_SHIFT);
1599                if (wufc & ATLX_WUFC_MAG) {
1600                        /* magic packet maybe Broadcast&multicast&Unicast */
1601                        ctrl |= MAC_CTRL_BC_EN;
1602                }
1603
1604                ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
1605
1606                /* pcie patch */
1607                ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1608                ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1609                ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1610                ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1611                ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1612                ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1613
1614                pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
1615                goto suspend_exit;
1616        }
1617
1618        if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
1619                /* link is down, so only LINK CHG WOL event enable */
1620                ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
1621                ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
1622                ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
1623
1624                /* pcie patch */
1625                ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1626                ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1627                ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1628                ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1629                ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1630                ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1631
1632                hw->phy_configured = false; /* re-init PHY when resume */
1633
1634                pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
1635
1636                goto suspend_exit;
1637        }
1638
1639wol_dis:
1640        /* WOL disabled */
1641        ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
1642
1643        /* pcie patch */
1644        ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1645        ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1646        ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1647        ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1648        ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1649        ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1650
1651        atl2_force_ps(hw);
1652        hw->phy_configured = false; /* re-init PHY when resume */
1653
1654        pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
1655
1656suspend_exit:
1657        if (netif_running(netdev))
1658                atl2_free_irq(adapter);
1659
1660        pci_disable_device(pdev);
1661
1662        pci_set_power_state(pdev, pci_choose_state(pdev, state));
1663
1664        return 0;
1665}
1666
1667#ifdef CONFIG_PM
1668static int atl2_resume(struct pci_dev *pdev)
1669{
1670        struct net_device *netdev = pci_get_drvdata(pdev);
1671        struct atl2_adapter *adapter = netdev_priv(netdev);
1672        u32 err;
1673
1674        pci_set_power_state(pdev, PCI_D0);
1675        pci_restore_state(pdev);
1676
1677        err = pci_enable_device(pdev);
1678        if (err) {
1679                printk(KERN_ERR
1680                        "atl2: Cannot enable PCI device from suspend\n");
1681                return err;
1682        }
1683
1684        pci_set_master(pdev);
1685
1686        ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
1687
1688        pci_enable_wake(pdev, PCI_D3hot, 0);
1689        pci_enable_wake(pdev, PCI_D3cold, 0);
1690
1691        ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
1692
1693        if (netif_running(netdev)) {
1694                err = atl2_request_irq(adapter);
1695                if (err)
1696                        return err;
1697        }
1698
1699        atl2_reset_hw(&adapter->hw);
1700
1701        if (netif_running(netdev))
1702                atl2_up(adapter);
1703
1704        netif_device_attach(netdev);
1705
1706        return 0;
1707}
1708#endif
1709
1710static void atl2_shutdown(struct pci_dev *pdev)
1711{
1712        atl2_suspend(pdev, PMSG_SUSPEND);
1713}
1714
1715static struct pci_driver atl2_driver = {
1716        .name     = atl2_driver_name,
1717        .id_table = atl2_pci_tbl,
1718        .probe    = atl2_probe,
1719        .remove   = __devexit_p(atl2_remove),
1720        /* Power Managment Hooks */
1721        .suspend  = atl2_suspend,
1722#ifdef CONFIG_PM
1723        .resume   = atl2_resume,
1724#endif
1725        .shutdown = atl2_shutdown,
1726};
1727
1728/*
1729 * atl2_init_module - Driver Registration Routine
1730 *
1731 * atl2_init_module is the first routine called when the driver is
1732 * loaded. All it does is register with the PCI subsystem.
1733 */
1734static int __init atl2_init_module(void)
1735{
1736        printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
1737                atl2_driver_version);
1738        printk(KERN_INFO "%s\n", atl2_copyright);
1739        return pci_register_driver(&atl2_driver);
1740}
1741module_init(atl2_init_module);
1742
1743/*
1744 * atl2_exit_module - Driver Exit Cleanup Routine
1745 *
1746 * atl2_exit_module is called just before the driver is removed
1747 * from memory.
1748 */
1749static void __exit atl2_exit_module(void)
1750{
1751        pci_unregister_driver(&atl2_driver);
1752}
1753module_exit(atl2_exit_module);
1754
1755static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
1756{
1757        struct atl2_adapter *adapter = hw->back;
1758        pci_read_config_word(adapter->pdev, reg, value);
1759}
1760
1761static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
1762{
1763        struct atl2_adapter *adapter = hw->back;
1764        pci_write_config_word(adapter->pdev, reg, *value);
1765}
1766
1767static int atl2_get_settings(struct net_device *netdev,
1768        struct ethtool_cmd *ecmd)
1769{
1770        struct atl2_adapter *adapter = netdev_priv(netdev);
1771        struct atl2_hw *hw = &adapter->hw;
1772
1773        ecmd->supported = (SUPPORTED_10baseT_Half |
1774                SUPPORTED_10baseT_Full |
1775                SUPPORTED_100baseT_Half |
1776                SUPPORTED_100baseT_Full |
1777                SUPPORTED_Autoneg |
1778                SUPPORTED_TP);
1779        ecmd->advertising = ADVERTISED_TP;
1780
1781        ecmd->advertising |= ADVERTISED_Autoneg;
1782        ecmd->advertising |= hw->autoneg_advertised;
1783
1784        ecmd->port = PORT_TP;
1785        ecmd->phy_address = 0;
1786        ecmd->transceiver = XCVR_INTERNAL;
1787
1788        if (adapter->link_speed != SPEED_0) {
1789                ecmd->speed = adapter->link_speed;
1790                if (adapter->link_duplex == FULL_DUPLEX)
1791                        ecmd->duplex = DUPLEX_FULL;
1792                else
1793                        ecmd->duplex = DUPLEX_HALF;
1794        } else {
1795                ecmd->speed = -1;
1796                ecmd->duplex = -1;
1797        }
1798
1799        ecmd->autoneg = AUTONEG_ENABLE;
1800        return 0;
1801}
1802
1803static int atl2_set_settings(struct net_device *netdev,
1804        struct ethtool_cmd *ecmd)
1805{
1806        struct atl2_adapter *adapter = netdev_priv(netdev);
1807        struct atl2_hw *hw = &adapter->hw;
1808
1809        while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
1810                msleep(1);
1811
1812        if (ecmd->autoneg == AUTONEG_ENABLE) {
1813#define MY_ADV_MASK        (ADVERTISE_10_HALF | \
1814                         ADVERTISE_10_FULL | \
1815                         ADVERTISE_100_HALF| \
1816                         ADVERTISE_100_FULL)
1817
1818                if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
1819                        hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
1820                        hw->autoneg_advertised =  MY_ADV_MASK;
1821                } else if ((ecmd->advertising & MY_ADV_MASK) ==
1822                                ADVERTISE_100_FULL) {
1823                        hw->MediaType = MEDIA_TYPE_100M_FULL;
1824                        hw->autoneg_advertised = ADVERTISE_100_FULL;
1825                } else if ((ecmd->advertising & MY_ADV_MASK) ==
1826                                ADVERTISE_100_HALF) {
1827                        hw->MediaType = MEDIA_TYPE_100M_HALF;
1828                        hw->autoneg_advertised = ADVERTISE_100_HALF;
1829                } else if ((ecmd->advertising & MY_ADV_MASK) ==
1830                                ADVERTISE_10_FULL) {
1831                        hw->MediaType = MEDIA_TYPE_10M_FULL;
1832                        hw->autoneg_advertised = ADVERTISE_10_FULL;
1833                }  else if ((ecmd->advertising & MY_ADV_MASK) ==
1834                                ADVERTISE_10_HALF) {
1835                        hw->MediaType = MEDIA_TYPE_10M_HALF;
1836                        hw->autoneg_advertised = ADVERTISE_10_HALF;
1837                } else {
1838                        clear_bit(__ATL2_RESETTING, &adapter->flags);
1839                        return -EINVAL;
1840                }
1841                ecmd->advertising = hw->autoneg_advertised |
1842                        ADVERTISED_TP | ADVERTISED_Autoneg;
1843        } else {
1844                clear_bit(__ATL2_RESETTING, &adapter->flags);
1845                return -EINVAL;
1846        }
1847
1848        /* reset the link */
1849        if (netif_running(adapter->netdev)) {
1850                atl2_down(adapter);
1851                atl2_up(adapter);
1852        } else
1853                atl2_reset_hw(&adapter->hw);
1854
1855        clear_bit(__ATL2_RESETTING, &adapter->flags);
1856        return 0;
1857}
1858
1859static u32 atl2_get_tx_csum(struct net_device *netdev)
1860{
1861        return (netdev->features & NETIF_F_HW_CSUM) != 0;
1862}
1863
1864static u32 atl2_get_msglevel(struct net_device *netdev)
1865{
1866        return 0;
1867}
1868
1869/*
1870 * It's sane for this to be empty, but we might want to take advantage of this.
1871 */
1872static void atl2_set_msglevel(struct net_device *netdev, u32 data)
1873{
1874}
1875
1876static int atl2_get_regs_len(struct net_device *netdev)
1877{
1878#define ATL2_REGS_LEN 42
1879        return sizeof(u32) * ATL2_REGS_LEN;
1880}
1881
1882static void atl2_get_regs(struct net_device *netdev,
1883        struct ethtool_regs *regs, void *p)
1884{
1885        struct atl2_adapter *adapter = netdev_priv(netdev);
1886        struct atl2_hw *hw = &adapter->hw;
1887        u32 *regs_buff = p;
1888        u16 phy_data;
1889
1890        memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
1891
1892        regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
1893
1894        regs_buff[0]  = ATL2_READ_REG(hw, REG_VPD_CAP);
1895        regs_buff[1]  = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
1896        regs_buff[2]  = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
1897        regs_buff[3]  = ATL2_READ_REG(hw, REG_TWSI_CTRL);
1898        regs_buff[4]  = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
1899        regs_buff[5]  = ATL2_READ_REG(hw, REG_MASTER_CTRL);
1900        regs_buff[6]  = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
1901        regs_buff[7]  = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
1902        regs_buff[8]  = ATL2_READ_REG(hw, REG_PHY_ENABLE);
1903        regs_buff[9]  = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
1904        regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
1905        regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
1906        regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
1907        regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
1908        regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
1909        regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
1910        regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
1911        regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
1912        regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
1913        regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
1914        regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
1915        regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
1916        regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
1917        regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
1918        regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
1919        regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
1920        regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
1921        regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
1922        regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
1923        regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
1924        regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
1925        regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
1926        regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
1927        regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
1928        regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
1929        regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
1930        regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
1931        regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
1932        regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
1933
1934        atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
1935        regs_buff[40] = (u32)phy_data;
1936        atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1937        regs_buff[41] = (u32)phy_data;
1938}
1939
1940static int atl2_get_eeprom_len(struct net_device *netdev)
1941{
1942        struct atl2_adapter *adapter = netdev_priv(netdev);
1943
1944        if (!atl2_check_eeprom_exist(&adapter->hw))
1945                return 512;
1946        else
1947                return 0;
1948}
1949
1950static int atl2_get_eeprom(struct net_device *netdev,
1951        struct ethtool_eeprom *eeprom, u8 *bytes)
1952{
1953        struct atl2_adapter *adapter = netdev_priv(netdev);
1954        struct atl2_hw *hw = &adapter->hw;
1955        u32 *eeprom_buff;
1956        int first_dword, last_dword;
1957        int ret_val = 0;
1958        int i;
1959
1960        if (eeprom->len == 0)
1961                return -EINVAL;
1962
1963        if (atl2_check_eeprom_exist(hw))
1964                return -EINVAL;
1965
1966        eeprom->magic = hw->vendor_id | (hw->device_id << 16);
1967
1968        first_dword = eeprom->offset >> 2;
1969        last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
1970
1971        eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
1972                GFP_KERNEL);
1973        if (!eeprom_buff)
1974                return -ENOMEM;
1975
1976        for (i = first_dword; i < last_dword; i++) {
1977                if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword])))
1978                        return -EIO;
1979        }
1980
1981        memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
1982                eeprom->len);
1983        kfree(eeprom_buff);
1984
1985        return ret_val;
1986}
1987
1988static int atl2_set_eeprom(struct net_device *netdev,
1989        struct ethtool_eeprom *eeprom, u8 *bytes)
1990{
1991        struct atl2_adapter *adapter = netdev_priv(netdev);
1992        struct atl2_hw *hw = &adapter->hw;
1993        u32 *eeprom_buff;
1994        u32 *ptr;
1995        int max_len, first_dword, last_dword, ret_val = 0;
1996        int i;
1997
1998        if (eeprom->len == 0)
1999                return -EOPNOTSUPP;
2000
2001        if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
2002                return -EFAULT;
2003
2004        max_len = 512;
2005
2006        first_dword = eeprom->offset >> 2;
2007        last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
2008        eeprom_buff = kmalloc(max_len, GFP_KERNEL);
2009        if (!eeprom_buff)
2010                return -ENOMEM;
2011
2012        ptr = (u32 *)eeprom_buff;
2013
2014        if (eeprom->offset & 3) {
2015                /* need read/modify/write of first changed EEPROM word */
2016                /* only the second byte of the word is being modified */
2017                if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0])))
2018                        return -EIO;
2019                ptr++;
2020        }
2021        if (((eeprom->offset + eeprom->len) & 3)) {
2022                /*
2023                 * need read/modify/write of last changed EEPROM word
2024                 * only the first byte of the word is being modified
2025                 */
2026                if (!atl2_read_eeprom(hw, last_dword * 4,
2027                        &(eeprom_buff[last_dword - first_dword])))
2028                        return -EIO;
2029        }
2030
2031        /* Device's eeprom is always little-endian, word addressable */
2032        memcpy(ptr, bytes, eeprom->len);
2033
2034        for (i = 0; i < last_dword - first_dword + 1; i++) {
2035                if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i]))
2036                        return -EIO;
2037        }
2038
2039        kfree(eeprom_buff);
2040        return ret_val;
2041}
2042
2043static void atl2_get_drvinfo(struct net_device *netdev,
2044        struct ethtool_drvinfo *drvinfo)
2045{
2046        struct atl2_adapter *adapter = netdev_priv(netdev);
2047
2048        strncpy(drvinfo->driver,  atl2_driver_name, 32);
2049        strncpy(drvinfo->version, atl2_driver_version, 32);
2050        strncpy(drvinfo->fw_version, "L2", 32);
2051        strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
2052        drvinfo->n_stats = 0;
2053        drvinfo->testinfo_len = 0;
2054        drvinfo->regdump_len = atl2_get_regs_len(netdev);
2055        drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
2056}
2057
2058static void atl2_get_wol(struct net_device *netdev,
2059        struct ethtool_wolinfo *wol)
2060{
2061        struct atl2_adapter *adapter = netdev_priv(netdev);
2062
2063        wol->supported = WAKE_MAGIC;
2064        wol->wolopts = 0;
2065
2066        if (adapter->wol & ATLX_WUFC_EX)
2067                wol->wolopts |= WAKE_UCAST;
2068        if (adapter->wol & ATLX_WUFC_MC)
2069                wol->wolopts |= WAKE_MCAST;
2070        if (adapter->wol & ATLX_WUFC_BC)
2071                wol->wolopts |= WAKE_BCAST;
2072        if (adapter->wol & ATLX_WUFC_MAG)
2073                wol->wolopts |= WAKE_MAGIC;
2074        if (adapter->wol & ATLX_WUFC_LNKC)
2075                wol->wolopts |= WAKE_PHY;
2076}
2077
2078static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2079{
2080        struct atl2_adapter *adapter = netdev_priv(netdev);
2081
2082        if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
2083                return -EOPNOTSUPP;
2084
2085        if (wol->wolopts & (WAKE_MCAST|WAKE_BCAST|WAKE_MCAST))
2086                return -EOPNOTSUPP;
2087
2088        /* these settings will always override what we currently have */
2089        adapter->wol = 0;
2090
2091        if (wol->wolopts & WAKE_MAGIC)
2092                adapter->wol |= ATLX_WUFC_MAG;
2093        if (wol->wolopts & WAKE_PHY)
2094                adapter->wol |= ATLX_WUFC_LNKC;
2095
2096        return 0;
2097}
2098
2099static int atl2_nway_reset(struct net_device *netdev)
2100{
2101        struct atl2_adapter *adapter = netdev_priv(netdev);
2102        if (netif_running(netdev))
2103                atl2_reinit_locked(adapter);
2104        return 0;
2105}
2106
2107static struct ethtool_ops atl2_ethtool_ops = {
2108        .get_settings                = atl2_get_settings,
2109        .set_settings                = atl2_set_settings,
2110        .get_drvinfo                = atl2_get_drvinfo,
2111        .get_regs_len                = atl2_get_regs_len,
2112        .get_regs                = atl2_get_regs,
2113        .get_wol                = atl2_get_wol,
2114        .set_wol                = atl2_set_wol,
2115        .get_msglevel                = atl2_get_msglevel,
2116        .set_msglevel                = atl2_set_msglevel,
2117        .nway_reset                = atl2_nway_reset,
2118        .get_link                = ethtool_op_get_link,
2119        .get_eeprom_len                = atl2_get_eeprom_len,
2120        .get_eeprom                = atl2_get_eeprom,
2121        .set_eeprom                = atl2_set_eeprom,
2122        .get_tx_csum                = atl2_get_tx_csum,
2123        .get_sg                        = ethtool_op_get_sg,
2124        .set_sg                        = ethtool_op_set_sg,
2125#ifdef NETIF_F_TSO
2126        .get_tso                = ethtool_op_get_tso,
2127#endif
2128};
2129
2130static void atl2_set_ethtool_ops(struct net_device *netdev)
2131{
2132        SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
2133}
2134
2135#define LBYTESWAP(a)  ((((a) & 0x00ff00ff) << 8) | \
2136        (((a) & 0xff00ff00) >> 8))
2137#define LONGSWAP(a)   ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
2138#define SHORTSWAP(a)  (((a) << 8) | ((a) >> 8))
2139
2140/*
2141 * Reset the transmit and receive units; mask and clear all interrupts.
2142 *
2143 * hw - Struct containing variables accessed by shared code
2144 * return : 0  or  idle status (if error)
2145 */
2146static s32 atl2_reset_hw(struct atl2_hw *hw)
2147{
2148        u32 icr;
2149        u16 pci_cfg_cmd_word;
2150        int i;
2151
2152        /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
2153        atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
2154        if ((pci_cfg_cmd_word &
2155                (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
2156                (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
2157                pci_cfg_cmd_word |=
2158                        (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
2159                atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
2160        }
2161
2162        /* Clear Interrupt mask to stop board from generating
2163         * interrupts & Clear any pending interrupt events
2164         */
2165        /* FIXME */
2166        /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
2167        /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
2168
2169        /* Issue Soft Reset to the MAC.  This will reset the chip's
2170         * transmit, receive, DMA.  It will not effect
2171         * the current PCI configuration.  The global reset bit is self-
2172         * clearing, and should clear within a microsecond.
2173         */
2174        ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
2175        wmb();
2176        msleep(1); /* delay about 1ms */
2177
2178        /* Wait at least 10ms for All module to be Idle */
2179        for (i = 0; i < 10; i++) {
2180                icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
2181                if (!icr)
2182                        break;
2183                msleep(1); /* delay 1 ms */
2184                cpu_relax();
2185        }
2186
2187        if (icr)
2188                return icr;
2189
2190        return 0;
2191}
2192
2193#define CUSTOM_SPI_CS_SETUP        2
2194#define CUSTOM_SPI_CLK_HI          2
2195#define CUSTOM_SPI_CLK_LO          2
2196#define CUSTOM_SPI_CS_HOLD         2
2197#define CUSTOM_SPI_CS_HI           3
2198
2199static struct atl2_spi_flash_dev flash_table[] =
2200{
2201/* MFR    WRSR  READ  PROGRAM WREN  WRDI  RDSR  RDID  SECTOR_ERASE CHIP_ERASE */
2202{"Atmel", 0x0,  0x03, 0x02,   0x06, 0x04, 0x05, 0x15, 0x52,        0x62 },
2203{"SST",   0x01, 0x03, 0x02,   0x06, 0x04, 0x05, 0x90, 0x20,        0x60 },
2204{"ST",    0x01, 0x03, 0x02,   0x06, 0x04, 0x05, 0xAB, 0xD8,        0xC7 },
2205};
2206
2207static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
2208{
2209        int i;
2210        u32 value;
2211
2212        ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
2213        ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
2214
2215        value = SPI_FLASH_CTRL_WAIT_READY |
2216                (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
2217                        SPI_FLASH_CTRL_CS_SETUP_SHIFT |
2218                (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
2219                        SPI_FLASH_CTRL_CLK_HI_SHIFT |
2220                (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
2221                        SPI_FLASH_CTRL_CLK_LO_SHIFT |
2222                (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
2223                        SPI_FLASH_CTRL_CS_HOLD_SHIFT |
2224                (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
2225                        SPI_FLASH_CTRL_CS_HI_SHIFT |
2226                (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
2227
2228        ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2229
2230        value |= SPI_FLASH_CTRL_START;
2231
2232        ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2233
2234        for (i = 0; i < 10; i++) {
2235                msleep(1);
2236                value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
2237                if (!(value & SPI_FLASH_CTRL_START))
2238                        break;
2239        }
2240
2241        if (value & SPI_FLASH_CTRL_START)
2242                return false;
2243
2244        *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
2245
2246        return true;
2247}
2248
2249/*
2250 * get_permanent_address
2251 * return 0 if get valid mac address,
2252 */
2253static int get_permanent_address(struct atl2_hw *hw)
2254{
2255        u32 Addr[2];
2256        u32 i, Control;
2257        u16 Register;
2258        u8  EthAddr[NODE_ADDRESS_SIZE];
2259        bool KeyValid;
2260
2261        if (is_valid_ether_addr(hw->perm_mac_addr))
2262                return 0;
2263
2264        Addr[0] = 0;
2265        Addr[1] = 0;
2266
2267        if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
2268                Register = 0;
2269                KeyValid = false;
2270
2271                /* Read out all EEPROM content */
2272                i = 0;
2273                while (1) {
2274                        if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
2275                                if (KeyValid) {
2276                                        if (Register == REG_MAC_STA_ADDR)
2277                                                Addr[0] = Control;
2278                                        else if (Register ==
2279                                                (REG_MAC_STA_ADDR + 4))
2280                                                Addr[1] = Control;
2281                                        KeyValid = false;
2282                                } else if ((Control & 0xff) == 0x5A) {
2283                                        KeyValid = true;
2284                                        Register = (u16) (Control >> 16);
2285                                } else {
2286                        /* assume data end while encount an invalid KEYWORD */
2287                                        break;
2288                                }
2289                        } else {
2290                                break; /* read error */
2291                        }
2292                        i += 4;
2293                }
2294
2295                *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2296                *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
2297
2298                if (is_valid_ether_addr(EthAddr)) {
2299                        memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
2300                        return 0;
2301                }
2302                return 1;
2303        }
2304
2305        /* see if SPI flash exists? */
2306        Addr[0] = 0;
2307        Addr[1] = 0;
2308        Register = 0;
2309        KeyValid = false;
2310        i = 0;
2311        while (1) {
2312                if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
2313                        if (KeyValid) {
2314                                if (Register == REG_MAC_STA_ADDR)
2315                                        Addr[0] = Control;
2316                                else if (Register == (REG_MAC_STA_ADDR + 4))
2317                                        Addr[1] = Control;
2318                                KeyValid = false;
2319                        } else if ((Control & 0xff) == 0x5A) {
2320                                KeyValid = true;
2321                                Register = (u16) (Control >> 16);
2322                        } else {
2323                                break; /* data end */
2324                        }
2325                } else {
2326                        break; /* read error */
2327                }
2328                i += 4;
2329        }
2330
2331        *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2332        *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
2333        if (is_valid_ether_addr(EthAddr)) {
2334                memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
2335                return 0;
2336        }
2337        /* maybe MAC-address is from BIOS */
2338        Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
2339        Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
2340        *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2341        *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
2342
2343        if (is_valid_ether_addr(EthAddr)) {
2344                memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
2345                return 0;
2346        }
2347
2348        return 1;
2349}
2350
2351/*
2352 * Reads the adapter's MAC address from the EEPROM
2353 *
2354 * hw - Struct containing variables accessed by shared code
2355 */
2356static s32 atl2_read_mac_addr(struct atl2_hw *hw)
2357{
2358        u16 i;
2359
2360        if (get_permanent_address(hw)) {
2361                /* for test */
2362                /* FIXME: shouldn't we use random_ether_addr() here? */
2363                hw->perm_mac_addr[0] = 0x00;
2364                hw->perm_mac_addr[1] = 0x13;
2365                hw->perm_mac_addr[2] = 0x74;
2366                hw->perm_mac_addr[3] = 0x00;
2367                hw->perm_mac_addr[4] = 0x5c;
2368                hw->perm_mac_addr[5] = 0x38;
2369        }
2370
2371        for (i = 0; i < NODE_ADDRESS_SIZE; i++)
2372                hw->mac_addr[i] = hw->perm_mac_addr[i];
2373
2374        return 0;
2375}
2376
2377/*
2378 * Hashes an address to determine its location in the multicast table
2379 *
2380 * hw - Struct containing variables accessed by shared code
2381 * mc_addr - the multicast address to hash
2382 *
2383 * atl2_hash_mc_addr
2384 *  purpose
2385 *      set hash value for a multicast address
2386 *      hash calcu processing :
2387 *          1. calcu 32bit CRC for multicast address
2388 *          2. reverse crc with MSB to LSB
2389 */
2390static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
2391{
2392        u32 crc32, value;
2393        int i;
2394
2395        value = 0;
2396        crc32 = ether_crc_le(6, mc_addr);
2397
2398        for (i = 0; i < 32; i++)
2399                value |= (((crc32 >> i) & 1) << (31 - i));
2400
2401        return value;
2402}
2403
2404/*
2405 * Sets the bit in the multicast table corresponding to the hash value.
2406 *
2407 * hw - Struct containing variables accessed by shared code
2408 * hash_value - Multicast address hash value
2409 */
2410static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
2411{
2412        u32 hash_bit, hash_reg;
2413        u32 mta;
2414
2415        /* The HASH Table  is a register array of 2 32-bit registers.
2416         * It is treated like an array of 64 bits.  We want to set
2417         * bit BitArray[hash_value]. So we figure out what register
2418         * the bit is in, read it, OR in the new bit, then write
2419         * back the new value.  The register is determined by the
2420         * upper 7 bits of the hash value and the bit within that
2421         * register are determined by the lower 5 bits of the value.
2422         */
2423        hash_reg = (hash_value >> 31) & 0x1;
2424        hash_bit = (hash_value >> 26) & 0x1F;
2425
2426        mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
2427
2428        mta |= (1 << hash_bit);
2429
2430        ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
2431}
2432
2433/*
2434 * atl2_init_pcie - init PCIE module
2435 */
2436static void atl2_init_pcie(struct atl2_hw *hw)
2437{
2438    u32 value;
2439    value = LTSSM_TEST_MODE_DEF;
2440    ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
2441
2442    value = PCIE_DLL_TX_CTRL1_DEF;
2443    ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
2444}
2445
2446static void atl2_init_flash_opcode(struct atl2_hw *hw)
2447{
2448        if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
2449                hw->flash_vendor = 0; /* ATMEL */
2450
2451        /* Init OP table */
2452        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
2453                flash_table[hw->flash_vendor].cmdPROGRAM);
2454        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
2455                flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
2456        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
2457                flash_table[hw->flash_vendor].cmdCHIP_ERASE);
2458        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
2459                flash_table[hw->flash_vendor].cmdRDID);
2460        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
2461                flash_table[hw->flash_vendor].cmdWREN);
2462        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
2463                flash_table[hw->flash_vendor].cmdRDSR);
2464        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
2465                flash_table[hw->flash_vendor].cmdWRSR);
2466        ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
2467                flash_table[hw->flash_vendor].cmdREAD);
2468}
2469
2470/********************************************************************
2471* Performs basic configuration of the adapter.
2472*
2473* hw - Struct containing variables accessed by shared code
2474* Assumes that the controller has previously been reset and is in a
2475* post-reset uninitialized state. Initializes multicast table,
2476* and  Calls routines to setup link
2477* Leaves the transmit and receive units disabled and uninitialized.
2478********************************************************************/
2479static s32 atl2_init_hw(struct atl2_hw *hw)
2480{
2481        u32 ret_val = 0;
2482
2483        atl2_init_pcie(hw);
2484
2485        /* Zero out the Multicast HASH table */
2486        /* clear the old settings from the multicast hash table */
2487        ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
2488        ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
2489
2490        atl2_init_flash_opcode(hw);
2491
2492        ret_val = atl2_phy_init(hw);
2493
2494        return ret_val;
2495}
2496
2497/*
2498 * Detects the current speed and duplex settings of the hardware.
2499 *
2500 * hw - Struct containing variables accessed by shared code
2501 * speed - Speed of the connection
2502 * duplex - Duplex setting of the connection
2503 */
2504static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
2505        u16 *duplex)
2506{
2507        s32 ret_val;
2508        u16 phy_data;
2509
2510        /* Read PHY Specific Status Register (17) */
2511        ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
2512        if (ret_val)
2513                return ret_val;
2514
2515        if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
2516                return ATLX_ERR_PHY_RES;
2517
2518        switch (phy_data & MII_ATLX_PSSR_SPEED) {
2519        case MII_ATLX_PSSR_100MBS:
2520                *speed = SPEED_100;
2521                break;
2522        case MII_ATLX_PSSR_10MBS:
2523                *speed = SPEED_10;
2524                break;
2525        default:
2526                return ATLX_ERR_PHY_SPEED;
2527                break;
2528        }
2529
2530        if (phy_data & MII_ATLX_PSSR_DPLX)
2531                *duplex = FULL_DUPLEX;
2532        else
2533                *duplex = HALF_DUPLEX;
2534
2535        return 0;
2536}
2537
2538/*
2539 * Reads the value from a PHY register
2540 * hw - Struct containing variables accessed by shared code
2541 * reg_addr - address of the PHY register to read
2542 */
2543static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
2544{
2545        u32 val;
2546        int i;
2547
2548        val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
2549                MDIO_START |
2550                MDIO_SUP_PREAMBLE |
2551                MDIO_RW |
2552                MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
2553        ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
2554
2555        wmb();
2556
2557        for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2558                udelay(2);
2559                val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2560                if (!(val & (MDIO_START | MDIO_BUSY)))
2561                        break;
2562                wmb();
2563        }
2564        if (!(val & (MDIO_START | MDIO_BUSY))) {
2565                *phy_data = (u16)val;
2566                return 0;
2567        }
2568
2569        return ATLX_ERR_PHY;
2570}
2571
2572/*
2573 * Writes a value to a PHY register
2574 * hw - Struct containing variables accessed by shared code
2575 * reg_addr - address of the PHY register to write
2576 * data - data to write to the PHY
2577 */
2578static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
2579{
2580        int i;
2581        u32 val;
2582
2583        val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
2584                (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
2585                MDIO_SUP_PREAMBLE |
2586                MDIO_START |
2587                MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
2588        ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
2589
2590        wmb();
2591
2592        for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2593                udelay(2);
2594                val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2595                if (!(val & (MDIO_START | MDIO_BUSY)))
2596                        break;
2597
2598                wmb();
2599        }
2600
2601        if (!(val & (MDIO_START | MDIO_BUSY)))
2602                return 0;
2603
2604        return ATLX_ERR_PHY;
2605}
2606
2607/*
2608 * Configures PHY autoneg and flow control advertisement settings
2609 *
2610 * hw - Struct containing variables accessed by shared code
2611 */
2612static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
2613{
2614        s32 ret_val;
2615        s16 mii_autoneg_adv_reg;
2616
2617        /* Read the MII Auto-Neg Advertisement Register (Address 4). */
2618        mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
2619
2620        /* Need to parse autoneg_advertised  and set up
2621         * the appropriate PHY registers.  First we will parse for
2622         * autoneg_advertised software override.  Since we can advertise
2623         * a plethora of combinations, we need to check each bit
2624         * individually.
2625         */
2626
2627        /* First we clear all the 10/100 mb speed bits in the Auto-Neg
2628         * Advertisement Register (Address 4) and the 1000 mb speed bits in
2629         * the  1000Base-T Control Register (Address 9). */
2630        mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
2631
2632        /* Need to parse MediaType and setup the
2633         * appropriate PHY registers. */
2634        switch (hw->MediaType) {
2635        case MEDIA_TYPE_AUTO_SENSOR:
2636                mii_autoneg_adv_reg |=
2637                        (MII_AR_10T_HD_CAPS |
2638                        MII_AR_10T_FD_CAPS  |
2639                        MII_AR_100TX_HD_CAPS|
2640                        MII_AR_100TX_FD_CAPS);
2641                hw->autoneg_advertised =
2642                        ADVERTISE_10_HALF |
2643                        ADVERTISE_10_FULL |
2644                        ADVERTISE_100_HALF|
2645                        ADVERTISE_100_FULL;
2646                break;
2647        case MEDIA_TYPE_100M_FULL:
2648                mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
2649                hw->autoneg_advertised = ADVERTISE_100_FULL;
2650                break;
2651        case MEDIA_TYPE_100M_HALF:
2652                mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
2653                hw->autoneg_advertised = ADVERTISE_100_HALF;
2654                break;
2655        case MEDIA_TYPE_10M_FULL:
2656                mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
2657                hw->autoneg_advertised = ADVERTISE_10_FULL;
2658                break;
2659        default:
2660                mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
2661                hw->autoneg_advertised = ADVERTISE_10_HALF;
2662                break;
2663        }
2664
2665        /* flow control fixed to enable all */
2666        mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
2667
2668        hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
2669
2670        ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
2671
2672        if (ret_val)
2673                return ret_val;
2674
2675        return 0;
2676}
2677
2678/*
2679 * Resets the PHY and make all config validate
2680 *
2681 * hw - Struct containing variables accessed by shared code
2682 *
2683 * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
2684 */
2685static s32 atl2_phy_commit(struct atl2_hw *hw)
2686{
2687        s32 ret_val;
2688        u16 phy_data;
2689
2690        phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
2691        ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
2692        if (ret_val) {
2693                u32 val;
2694                int i;
2695                /* pcie serdes link may be down ! */
2696                for (i = 0; i < 25; i++) {
2697                        msleep(1);
2698                        val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2699                        if (!(val & (MDIO_START | MDIO_BUSY)))
2700                                break;
2701                }
2702
2703                if (0 != (val & (MDIO_START | MDIO_BUSY))) {
2704                        printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
2705                        return ret_val;
2706                }
2707        }
2708        return 0;
2709}
2710
2711static s32 atl2_phy_init(struct atl2_hw *hw)
2712{
2713        s32 ret_val;
2714        u16 phy_val;
2715
2716        if (hw->phy_configured)
2717                return 0;
2718
2719        /* Enable PHY */
2720        ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
2721        ATL2_WRITE_FLUSH(hw);
2722        msleep(1);
2723
2724        /* check if the PHY is in powersaving mode */
2725        atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
2726        atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
2727
2728        /* 024E / 124E 0r 0274 / 1274 ? */
2729        if (phy_val & 0x1000) {
2730                phy_val &= ~0x1000;
2731                atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
2732        }
2733
2734        msleep(1);
2735
2736        /*Enable PHY LinkChange Interrupt */
2737        ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
2738        if (ret_val)
2739                return ret_val;
2740
2741        /* setup AutoNeg parameters */
2742        ret_val = atl2_phy_setup_autoneg_adv(hw);
2743        if (ret_val)
2744                return ret_val;
2745
2746        /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
2747        ret_val = atl2_phy_commit(hw);
2748        if (ret_val)
2749                return ret_val;
2750
2751        hw->phy_configured = true;
2752
2753        return ret_val;
2754}
2755
2756static void atl2_set_mac_addr(struct atl2_hw *hw)
2757{
2758        u32 value;
2759        /* 00-0B-6A-F6-00-DC
2760         * 0:  6AF600DC   1: 000B
2761         * low dword */
2762        value = (((u32)hw->mac_addr[2]) << 24) |
2763                (((u32)hw->mac_addr[3]) << 16) |
2764                (((u32)hw->mac_addr[4]) << 8)  |
2765                (((u32)hw->mac_addr[5]));
2766        ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
2767        /* hight dword */
2768        value = (((u32)hw->mac_addr[0]) << 8) |
2769                (((u32)hw->mac_addr[1]));
2770        ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
2771}
2772
2773/*
2774 * check_eeprom_exist
2775 * return 0 if eeprom exist
2776 */
2777static int atl2_check_eeprom_exist(struct atl2_hw *hw)
2778{
2779        u32 value;
2780
2781        value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
2782        if (value & SPI_FLASH_CTRL_EN_VPD) {
2783                value &= ~SPI_FLASH_CTRL_EN_VPD;
2784                ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2785        }
2786        value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
2787        return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
2788}
2789
2790/* FIXME: This doesn't look right. -- CHS */
2791static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
2792{
2793        return true;
2794}
2795
2796static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
2797{
2798        int i;
2799        u32    Control;
2800
2801        if (Offset & 0x3)
2802                return false; /* address do not align */
2803
2804        ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
2805        Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
2806        ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
2807
2808        for (i = 0; i < 10; i++) {
2809                msleep(2);
2810                Control = ATL2_READ_REG(hw, REG_VPD_CAP);
2811                if (Control & VPD_CAP_VPD_FLAG)
2812                        break;
2813        }
2814
2815        if (Control & VPD_CAP_VPD_FLAG) {
2816                *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
2817                return true;
2818        }
2819        return false; /* timeout */
2820}
2821
2822static void atl2_force_ps(struct atl2_hw *hw)
2823{
2824        u16 phy_val;
2825
2826        atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
2827        atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
2828        atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
2829
2830        atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
2831        atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
2832        atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
2833        atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
2834}
2835
2836/* This is the only thing that needs to be changed to adjust the
2837 * maximum number of ports that the driver can manage.
2838 */
2839#define ATL2_MAX_NIC 4
2840
2841#define OPTION_UNSET    -1
2842#define OPTION_DISABLED 0
2843#define OPTION_ENABLED  1
2844
2845/* All parameters are treated the same, as an integer array of values.
2846 * This macro just reduces the need to repeat the same declaration code
2847 * over and over (plus this helps to avoid typo bugs).
2848 */
2849#define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
2850#ifndef module_param_array
2851/* Module Parameters are always initialized to -1, so that the driver
2852 * can tell the difference between no user specified value or the
2853 * user asking for the default value.
2854 * The true default values are loaded in when atl2_check_options is called.
2855 *
2856 * This is a GCC extension to ANSI C.
2857 * See the item "Labeled Elements in Initializers" in the section
2858 * "Extensions to the C Language Family" of the GCC documentation.
2859 */
2860
2861#define ATL2_PARAM(X, desc) \
2862    static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
2863    MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
2864    MODULE_PARM_DESC(X, desc);
2865#else
2866#define ATL2_PARAM(X, desc) \
2867    static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
2868    static int num_##X = 0; \
2869    module_param_array_named(X, X, int, &num_##X, 0); \
2870    MODULE_PARM_DESC(X, desc);
2871#endif
2872
2873/*
2874 * Transmit Memory Size
2875 * Valid Range: 64-2048
2876 * Default Value: 128
2877 */
2878#define ATL2_MIN_TX_MEMSIZE                4        /* 4KB */
2879#define ATL2_MAX_TX_MEMSIZE                64        /* 64KB */
2880#define ATL2_DEFAULT_TX_MEMSIZE                8        /* 8KB */
2881ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
2882
2883/*
2884 * Receive Memory Block Count
2885 * Valid Range: 16-512
2886 * Default Value: 128
2887 */
2888#define ATL2_MIN_RXD_COUNT                16
2889#define ATL2_MAX_RXD_COUNT                512
2890#define ATL2_DEFAULT_RXD_COUNT                64
2891ATL2_PARAM(RxMemBlock, "Number of receive memory block");
2892
2893/*
2894 * User Specified MediaType Override
2895 *
2896 * Valid Range: 0-5
2897 *  - 0    - auto-negotiate at all supported speeds
2898 *  - 1    - only link at 1000Mbps Full Duplex
2899 *  - 2    - only link at 100Mbps Full Duplex
2900 *  - 3    - only link at 100Mbps Half Duplex
2901 *  - 4    - only link at 10Mbps Full Duplex
2902 *  - 5    - only link at 10Mbps Half Duplex
2903 * Default Value: 0
2904 */
2905ATL2_PARAM(MediaType, "MediaType Select");
2906
2907/*
2908 * Interrupt Moderate Timer in units of 2048 ns (~2 us)
2909 * Valid Range: 10-65535
2910 * Default Value: 45000(90ms)
2911 */
2912#define INT_MOD_DEFAULT_CNT        100 /* 200us */
2913#define INT_MOD_MAX_CNT                65000
2914#define INT_MOD_MIN_CNT                50
2915ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
2916
2917/*
2918 * FlashVendor
2919 * Valid Range: 0-2
2920 * 0 - Atmel
2921 * 1 - SST
2922 * 2 - ST
2923 */
2924ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
2925
2926#define AUTONEG_ADV_DEFAULT        0x2F
2927#define AUTONEG_ADV_MASK        0x2F
2928#define FLOW_CONTROL_DEFAULT        FLOW_CONTROL_FULL
2929
2930#define FLASH_VENDOR_DEFAULT        0
2931#define FLASH_VENDOR_MIN        0
2932#define FLASH_VENDOR_MAX        2
2933
2934struct atl2_option {
2935        enum { enable_option, range_option, list_option } type;
2936        char *name;
2937        char *err;
2938        int  def;
2939        union {
2940                struct { /* range_option info */
2941                        int min;
2942                        int max;
2943                } r;
2944                struct { /* list_option info */
2945                        int nr;
2946                        struct atl2_opt_list { int i; char *str; } *p;
2947                } l;
2948        } arg;
2949};
2950
2951static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
2952{
2953        int i;
2954        struct atl2_opt_list *ent;
2955
2956        if (*value == OPTION_UNSET) {
2957                *value = opt->def;
2958                return 0;
2959        }
2960
2961        switch (opt->type) {
2962        case enable_option:
2963                switch (*value) {
2964                case OPTION_ENABLED:
2965                        printk(KERN_INFO "%s Enabled\n", opt->name);
2966                        return 0;
2967                        break;
2968                case OPTION_DISABLED:
2969                        printk(KERN_INFO "%s Disabled\n", opt->name);
2970                        return 0;
2971                        break;
2972                }
2973                break;
2974        case range_option:
2975                if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
2976                        printk(KERN_INFO "%s set to %i\n", opt->name, *value);
2977                        return 0;
2978                }
2979                break;
2980        case list_option:
2981                for (i = 0; i < opt->arg.l.nr; i++) {
2982                        ent = &opt->arg.l.p[i];
2983                        if (*value == ent->i) {
2984                                if (ent->str[0] != '\0')
2985                                        printk(KERN_INFO "%s\n", ent->str);
2986                        return 0;
2987                        }
2988                }
2989                break;
2990        default:
2991                BUG();
2992        }
2993
2994        printk(KERN_INFO "Invalid %s specified (%i) %s\n",
2995                opt->name, *value, opt->err);
2996        *value = opt->def;
2997        return -1;
2998}
2999
3000/*
3001 * atl2_check_options - Range Checking for Command Line Parameters
3002 * @adapter: board private structure
3003 *
3004 * This routine checks all command line parameters for valid user
3005 * input.  If an invalid value is given, or if no user specified
3006 * value exists, a default value is used.  The final value is stored
3007 * in a variable in the adapter structure.
3008 */
3009static void __devinit atl2_check_options(struct atl2_adapter *adapter)
3010{
3011        int val;
3012        struct atl2_option opt;
3013        int bd = adapter->bd_number;
3014        if (bd >= ATL2_MAX_NIC) {
3015                printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
3016                        bd);
3017                printk(KERN_NOTICE "Using defaults for all values\n");
3018#ifndef module_param_array
3019                bd = ATL2_MAX_NIC;
3020#endif
3021        }
3022
3023        /* Bytes of Transmit Memory */
3024        opt.type = range_option;
3025        opt.name = "Bytes of Transmit Memory";
3026        opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
3027        opt.def = ATL2_DEFAULT_TX_MEMSIZE;
3028        opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
3029        opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
3030#ifdef module_param_array
3031        if (num_TxMemSize > bd) {
3032#endif
3033                val = TxMemSize[bd];
3034                atl2_validate_option(&val, &opt);
3035                adapter->txd_ring_size = ((u32) val) * 1024;
3036#ifdef module_param_array
3037        } else
3038                adapter->txd_ring_size = ((u32)opt.def) * 1024;
3039#endif
3040        /* txs ring size: */
3041        adapter->txs_ring_size = adapter->txd_ring_size / 128;
3042        if (adapter->txs_ring_size > 160)
3043                adapter->txs_ring_size = 160;
3044
3045        /* Receive Memory Block Count */
3046        opt.type = range_option;
3047        opt.name = "Number of receive memory block";
3048        opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
3049        opt.def = ATL2_DEFAULT_RXD_COUNT;
3050        opt.arg.r.min = ATL2_MIN_RXD_COUNT;
3051        opt.arg.r.max = ATL2_MAX_RXD_COUNT;
3052#ifdef module_param_array
3053        if (num_RxMemBlock > bd) {
3054#endif
3055                val = RxMemBlock[bd];
3056                atl2_validate_option(&val, &opt);
3057                adapter->rxd_ring_size = (u32)val;
3058                /* FIXME */
3059                /* ((u16)val)&~1; */        /* even number */
3060#ifdef module_param_array
3061        } else
3062                adapter->rxd_ring_size = (u32)opt.def;
3063#endif
3064        /* init RXD Flow control value */
3065        adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
3066        adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
3067                (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
3068                (adapter->rxd_ring_size / 12);
3069
3070        /* Interrupt Moderate Timer */
3071        opt.type = range_option;
3072        opt.name = "Interrupt Moderate Timer";
3073        opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
3074        opt.def = INT_MOD_DEFAULT_CNT;
3075        opt.arg.r.min = INT_MOD_MIN_CNT;
3076        opt.arg.r.max = INT_MOD_MAX_CNT;
3077#ifdef module_param_array
3078        if (num_IntModTimer > bd) {
3079#endif
3080                val = IntModTimer[bd];
3081                atl2_validate_option(&val, &opt);
3082                adapter->imt = (u16) val;
3083#ifdef module_param_array
3084        } else
3085                adapter->imt = (u16)(opt.def);
3086#endif
3087        /* Flash Vendor */
3088        opt.type = range_option;
3089        opt.name = "SPI Flash Vendor";
3090        opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
3091        opt.def = FLASH_VENDOR_DEFAULT;
3092        opt.arg.r.min = FLASH_VENDOR_MIN;
3093        opt.arg.r.max = FLASH_VENDOR_MAX;
3094#ifdef module_param_array
3095        if (num_FlashVendor > bd) {
3096#endif
3097                val = FlashVendor[bd];
3098                atl2_validate_option(&val, &opt);
3099                adapter->hw.flash_vendor = (u8) val;
3100#ifdef module_param_array
3101        } else
3102                adapter->hw.flash_vendor = (u8)(opt.def);
3103#endif
3104        /* MediaType */
3105        opt.type = range_option;
3106        opt.name = "Speed/Duplex Selection";
3107        opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
3108        opt.def = MEDIA_TYPE_AUTO_SENSOR;
3109        opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
3110        opt.arg.r.max = MEDIA_TYPE_10M_HALF;
3111#ifdef module_param_array
3112        if (num_MediaType > bd) {
3113#endif
3114                val = MediaType[bd];
3115                atl2_validate_option(&val, &opt);
3116                adapter->hw.MediaType = (u16) val;
3117#ifdef module_param_array
3118        } else
3119                adapter->hw.MediaType = (u16)(opt.def);
3120#endif
3121}